1 Piece - SN74HC112N JK Flip Flop

kjdElectronicsSKU: Temp2
No reviews

Sale price$8.00
In stock


The SN74HC112N is a dual negative-edge-triggered J-K Flip-flop with clear and preset. A low level at the preset (PRE\) or clear (CLR\) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K inputs meeting the setup time requirements are transferred to the outputs on the negative-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the fall time of the CLK pulse. Following the hold-time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. This versatile flip-flop performs as toggle flip-flop by tying J and K high.
  • Outputs can drive up to 10 LSTTL loads
  • 13ns Typical tpd
  • ±4mA Output drive at 5V
  • 1µA Maximum low input current
  • 40µA Maximum low power consumption

Estimate shipping

You may also like

Recently viewed